# Lithography, Metrology and Nanomanufacturing

# J. Alexander Liddle,\* and Gregg M. Gallatin

Semiconductor chip manufacturing is by far the predominant nanomanufacturing technology in the world today. Top-down lithography techniques are used for fabrication of logic and memory chips since, in order to function, these chips must essentially be perfect. Assuring perfection requires expensive metrology. Top of the line logic sells for several hundred thousand dollars per square meter and, even though the required metrology is expensive, it is a small percentage of the overall manufacturing cost. The level of stability and control afforded by current lithography tools means that much of this metrology can be online and statistical. In contrast, many of the novel types of nanomanufacturing currently being developed will produce products worth only a few dollars per square meter. To be cost effective, the required metrology must cost proportioantely less. Fortunately many of these nanofabrication techniques, such as block copolymer self-assembly, colloidal self-assembly, DNA origami, roll-2-roll nano-imprint, etc, will not require the same level of perfection to meet specification. Given the variability of these selfassembly processes, in order to maintain process control, these techniques will require some level of real time online metrology. Hence we are led to the conclusion that future nanomanufacturing may well necessitate "cheap" nanometer scale metrology which functions real time and on-line, e.g. at GHz rates, in the production stream. In this paper we review top-down and bottom-up nanofabrication techniques and compare and contrast the various metrology requirements.

Center for Nanoscale Science & Technology, National Institute of Standards and Technology, 100 Bureau Drive, Gaithersburg, MD 20899, USA. Fax: 01 301 975 5314; Tel: 01 301 975 6050; E-mail: liddle@nist.gov

### Introduction

In 1998, Tennant described the state of the art in nanofabrication and drew attention to the fact that there appeared to be a strong dependence of throughput on feature size for a diverse range of top-down lithographic techniques.<sup>1</sup> Marrian and Tennant produced an updated version of the analysis in  $2003^2$  and, in keeping with the accelerating pace of technological change, it seems appropriate to examine the current situation. Much has changed in the intervening eight years. In 2003 integrated circuit (IC) technology was at the 120 nm node, just entering the realm of nanotechnology, with microprocessor (MPU) lithographic half-pitches of 120 nm, physical gate lengths - at the then edge of manufacturability - of 65 nm and overlay at a relatively relaxed 35 nm (mean +  $3\sigma$ ). Today, IC's operate deep inside that realm. At the current 32 nm node MPU half-pitches are 38 nm, physical gate lengths are 24 nm and overlay is less than 9.5 nm (mean +  $3\sigma$ ).<sup>3</sup> In 2003, optical lithography operating at a wavelength of 157 nm was the leading contender for production of today's ICs, to be succeeded by extreme ultraviolet lithography (EUVL) operating at 13 nm. In fact, production of leading-edge devices is still accomplished with optical lithography at 193 nm,<sup>4</sup> albeit with the addition of water immersion<sup>5</sup> and strict design rules such as forbidden pitches.<sup>6</sup> This is likely to remain the case for future generations as double patterning techniques become widely

deployed.7,8,9,10

Over the same time span, there has been an explosive growth in other forms of nanotechnology and, as more and more of the basic science is uncovered, the emphasis is shifting from discovery to production. While many of the unique properties conferred on nanostructures by virtue of their size can be exploited simply by incorporating them into bulk materials in an unstructured fashion, a whole host of additional applications becomes possible once some degree of structure or hierarchy is introduced. Frequently this is because the length scales of different physical processes are mismatched and have to be reconciled. For example, in organic photovoltaic materials the characteristic lengths for photon absorption and exciton diffusion are different,<sup>11,12</sup> but nanopatterning can be used to optimize the device geometry and satisfy both constraints.<sup>13</sup> Alternatively, the desired functionality may require maintaining a precise spatial arrangement on the nanoscale to enable collective behavior, such as resonances in nanophotonic devices.<sup>14</sup>

While existing semiconductor lithography may be appropriate for some applications, it is worth remembering that it has been designed to address a very specific set of requirements that pertain to an extremely complex, high-value product. The majority of the IC industry is centered on the production of a single device (the Complementary-Metal-Oxide-Semiconductor or CMOS transistor), from essentially a single material (silicon) on a single form factor substrate (a rigid 300 mm wafer). The diversity of materials, structures, and applications that reflects the full breadth of the nanotechnology enterprise demands that we consider a similar diversity in patterning techniques. In this paper we therefore examine the relationship between the constraints on parameters such as critical dimension (CD), placement, CD control, and overlay accuracy, imposed by different classes of nanoscale devices and structures. In addition, we consider the link between throughput and cost per unit area and how this drives the development of high-speed patterning processes. Finally, based on the adage that "you can't make it if you can't measure it", we discuss the role of metrology, and the challenges that must be met to enable profitable nanomanufacturing.

#### **Top-Down Nanofabrication**

The microprocessor or logic chip represents the apogee of technical sophistication, with billions of nanoscale devices, working in flawless synchronization, integrated into an area of a few square centimeters. Along with this, the demands on the fabrication technology that enables this are extreme. Feature sizes of less than 40 nm must be controlled to better than 2.5 nm  $(mean + 3\sigma)$  and be spaced a similar distance apart to better than 9.5 nm (mean +  $3\sigma$ ) to properly overlay one lithographic level on the previous level.<sup>15</sup> All of this must take place at a throughput of  $\approx 100$  to 200 (300 mm diameter) wafers per hour or  $\approx (2 \text{ to } 4)$  $\times 10^{-3}$  m<sup>2</sup>/s ((20 to 40) cm<sup>2</sup>/s) and be repeated on the order of 30 times to complete a chip. The need for this degree of control drives the cost of the associated lithographic technology: a cost that can only be borne because of the high value of the product (100 chips/300 mm wafer at 100 dollars per chip  $\approx$  \$140000/m<sup>2</sup>). In addition, the process relies on constant measurements and adjustments taking place inside the lithography tool to maintain dose, focus and alignment during exposure and off-line, using tools almost as complex as the lithography tool itself to ensure that these specifications are being met at all times. It should be noted that, as long as the separate levels are overlayed on each other to the tolerances stated above, the overall IC pattern can be magnified and distorted by several percent and the chip will still function perfectly. This is the reason optical lithography tools are designed and built to independently adjust in-plane x and y magnification, rotation and skew of the projected pattern.<sup>16</sup> The first level does not need to be perfectly scaled as long as all the subsequent levels can be magnified, rotated and skewed to properly overlay it. On the other hand, many MEMs and photonic devices are matched to an external frequency standard and so, unless they can be tuned, must be fabricated with absolute precision.17

At this point it is important to comment on the use of CD or "resolution" as the measure of all things. Although the IC technology nodes are typically defined in terms of feature size, making small features is not the primary challenge in semiconductor lithography. As should be clear from the figures given above, making them uniformly, close together, and in the right place is at least as important and possibly more demanding. Satisfying these requirements enables the circuit designer to assume consistent operating voltages and transistor speeds and to develop compact, high-density circuits with improved speed and power-dissipation characteristics. In this section we consider deterministic or "top-down" patterning techniques that can, at least in principle, achieve CD control and overlay accuracy and precision comparable to the feature size being produced.

We begin by discussing an updated version of the first figure from Marrian and Tennant<sup>2</sup> as shown in **Figure 1a**. The graph shows how resolution varies with throughput. The biggest changes between the current graph and original one are the addition of imprint lithography which is significantly off the bestfit line and the fact that the introduction of step-and-scan techniques has significantly improved the resolution of integrated circuit optical lithography with essentially no loss in throughput. The latter change is a result of the industry's efforts to sustain Moore's Law,<sup>18</sup> which dictates that in order to stay profitable, chip features must shrink by a factor of  $\approx 0.7$  every two years, without loss of throughput or overlay. This is a trend that has been in place for some time<sup>19</sup> and has been sustained most recently in one case by building lithography tools that can align one wafer while simultaneously exposing a second,<sup>20</sup> and in another case by significantly reducing the time required to align a wafer by taking multiple alignment readings simultaneously.<sup>21</sup>



**Figure 1a.** Resolution versus throughput for a variety of topdown lithographic techniques. The blue line is  $3 \times 10^3$  nm  $\times$  (Throughput/(m<sup>2</sup>/s))<sup>0.2</sup> and corresponds to the best-fit line from the Marrian and Tennant paper. (REBL stands for reflection ebeam lithography)

In **Figure 1b** we have extended the throughput axis to include very high rate patterning techniques such as inkjet<sup>22</sup> and letterpress.<sup>23</sup> We find that we can now add a second line to the graph that indicates the trend in throughput versus resolution for highly parallelized techniques. Interestingly, while nanoimprint, optical and letterpress lithography all use some form of mask to transfer information in parallel, inkjet printing is a fully digital fabrication technique. Over time, it is likely that this line will move down and to the right (speed and resolution will improve) as mask making techniques for roll-to-roll processing improve and new pattern transfer processes, such as microcontact printing,<sup>24,25</sup> are adapted for high speed. Improving the resolution of inkjet printing is also an active area of research, with systems now capable of producing droplet sizes as small as 05  $\mu$ m.<sup>26,27,28,29</sup>



**Figure 1b.** Resolution versus throughput for a variety of topdown lithographic techniques, with the addition of commercial, high-speed printing processes. The red line is a fit to just the Imprint, Optical Step and Scan, reflection electron-beam lithography (REBL),<sup>52</sup> Inkjet and Letterpress data only and is given by  $2 \times 10^3$  nm × (Throughput/(m<sup>2</sup>/s))<sup>0.6</sup>. The throughput and resolution numbers used for REBL are those predicted for a fully developed system.

While developments in optical and mechanical systems are necessary to enable progress in optical lithography, they must be matched by improvements in resist technology. However, there are limits for all these systems and the resist may be the first to run up against fundamental limits. Line Edge Roughness (LER), which as the name implies is simply the roughness or deviation in the position of an edge as a function of distance along the edge, is a significant, stochastic component of CD variability.<sup>30</sup> Currently, chemically amplified (CA) resists<sup>31,32</sup> are used almost exclusively in IC manufacturing in order to maximize throughput. Exposing a CA resist releases acid molecules with a number density that depends on the image intensity, hence transferring the mask pattern information to the wafer. After exposure the resist is baked (this is referred to as the Post Exposure Bake or PEB step) which causes the acid molecules to diffuse and deprotect the resist, i.e., convert insoluble resist molecules to soluble ones. In this way, a single photon can effect substantial chemical change in the resist. However, the combination of the statistics governing where the acids are released, which is purely a quantum-mechanical phenomenon, with the diffusion of the acid molecules during PEB and the number of acid molecules required to successfully deprotect the resist leads to an issue known as the Resolution-LER-Sensitivity or RLS tradeoff. Since source brightness is limited,<sup>33</sup> choosing a high throughput means that few photons are available for resist exposure and as a result fewer acid molecules are released. The resulting low number density of acid molecules means that they are therefore, on average, farther apart. To complete the pattern and fill in the volume between the molecules requires increasing the diffusion range of the acid molecules during PEB but this leads to a blurring of the pattern and loss of resolution.<sup>34,35,36,37</sup> Also, the fewer acid molecules the less well defined the pattern, which means ill-defined pattern edges, i.e., edge roughness or LER. A simple analysis leads to the conclusion that it is inherently impossible to have simultaneously a high sensitivity resist requiring fewer photons/exposure, a low LER and good resolution.<sup>38,39,40</sup> This tradeoff is sometimes referred to as the "triangle of death" – a phrase that encapsulates the tension between achieving the desired CD and CD control, and acceptable throughput for optical lithography.

Similar considerations apply to the array of electron-beam<sup>41</sup> and ion-beam<sup>42</sup> fabrication technologies used in the production of nanostructures. Although these techniques are capable of extremely high resolution, they suffer the same constraints regarding the resist material as optical lithography. Small features with low LER can only be realized by using insensitive resist materials.<sup>43</sup> In addition, charged-particle lithography systems are afflicted with space-charge effects.<sup>44</sup> Unlike photons, electrons and ions interact strongly with one another during their passage through the optics of a lithography tool. These interactions lead to perturbations in the particles' trajectories that manifest themselves in three different ways.45 The Boersch effect describes the changes in velocity along the optical axis caused by particle interactions. These lead to an energy spread in the beam and hence chromatic aberration. Stochastic space-charge effects refer to the random deviations in particle trajectories away from the desired ones that also lead to a blur in the final image. Global space-charge is a result of the beam's tendency to defocus as the particles repel one another and, of the three effects, is the only one that can, at least in principle, be corrected. The net result is that, in order to achieve high resolution, the beam current along a single optical axis must be limited and so, therefore, is the maximum throughput. Charged particle systems tend to be limited to the role of primary pattern generation for techniques that use masks or templates. However, for applications that require a relatively small number of replications of a given pattern, there is still a potential cost advantage if patterning can be done without going to the trouble of fabricating, inspecting, repairing and replicating a mask. There are thus active programs involved in the development of high-throughput maskless techniques. These fall into two groups: those that involve multiple beams<sup>46,47,48,49</sup> in order to limit the current in any one to a level at which space-charge effects are acceptable (though they may still be apparent),<sup>50</sup> and those that use imaging optical systems with an extended beam<sup>51,52,53,54</sup> to achieve the same end. This latter group faces an additional space-charge related effect however. In an imaging system the pattern density varies and this can lead to non-uniformities across the beam. These effectively act as a highly aberrated electrostatic lens element and can cause time-varying, non-uniform blur and distortion across the field, 55,56 which can only be mitigated by careful optical design. It is interesting to speculate that part of the reason for the strong trend in throughput versus resolution originally observed for chargedparticle systems<sup>2</sup> is a result of the optimization of optical design for a particular target resolution and the parametric dependence of space-charge effects on factors such as accelerating voltage, column length, beam current and numerical aperture.

Proximal probe methods such as ultra-high vacuum (UHV) scanning tunneling microscope (STM) feedback controlled lithography (FCL)<sup>57</sup> and STM single-molecule<sup>58</sup> and single-atom positioning<sup>59</sup> offer the ultimate in resolution. However, throughputs are not high, with the arrangement of molecules over several square nanometers taking several hours,<sup>60</sup> equivalent to  $\approx$ 

 $10^{-20}$  m<sup>2</sup>/s, and hydrogen depassivation lithography<sup>61,62</sup> capable of  $10^{-16} \text{ m}^2/\text{s}^{63}$  suggesting that such techniques will be suitable only for very specialized applications. Dip-pen nanolithography (DPN)<sup>64</sup> is another probe-based lithographic approach that does present distinct advantages in terms of its ability to manipulate molecules, including biomolecules,<sup>65</sup> under ambient conditions, though not with the single-atom resolution of UHV-STM. By working at these lower resolutions, similar techniques using arrays of polymer, as opposed to hard material, tips can be operated in a highly parallel fashion<sup>66</sup> to yield throughputs as high as 10<sup>-7</sup> m<sup>2</sup>/s. Scanned probes can also perform lithography in the non-contact mode using the optical near field to expose resist materials. Massively parallel arrays of polymer probes with near-field apertures at the tips have been demonstrated,<sup>67</sup> while in an interesting development, plasmonic lenses flying on an air bearing over a rotating substrate were used to demonstrate a throughput of  $10^{-7}$  m<sup>2</sup>/s, with the potential to scale to  $10^{-4}$  m<sup>2</sup>/s to 10<sup>-3</sup> m<sup>2</sup>/s, <sup>68</sup> suitable for IC lithography.

Nanoimprint lithography<sup>69,70</sup> is a rapidly emerging technology that does not suffer from the resolution limitations of optical lithography or the throughput constraints that affect chargedparticle lithography. If a suitable mask or template can be made, there is nothing intrinsic in the imprint process that precludes the replication of almost arbitrarily small features.<sup>71</sup> Imprint can also avoid the RLS tradeoff since a very high dose can be used to make the mask which therefore can have low LER and good resolution. The technology is, however, 1 x (the feature size on the mask is that same as that on the substrate), unlike optical lithography, which uses a 4 x or 5 x demagnification of the mask. This fact makes mask fabrication for imprint difficult, though not so much as might be imagined. Optical lithography currently makes use of resolution enhancement techniques (RETs) such as sub-resolution assist features<sup>72,73</sup> and optical proximity effect correction (OPC)<sup>74</sup> that require mask features on the order of the minimum wafer CD. Therefore the photomask industry is already dealing with feature sizes close to those required for imprint templates. Since the template makes intimate contact with the substrate for every imprint, the generation of defects caused either by particulate contamination<sup>75</sup> or build-up of resist on the template is a more serious issue. Finally, although imprint lithography is capable of generating extremely small features, it does not yet have the ability to make the kinds of precise scale, shear and distortion corrections<sup>76,77</sup> that enable optical lithography tools to meet the overlay specifications for IC For these reasons, the first high-volume manufacture. commercial deployment of imprint is likely to be in the production of bit-patterned media for hard disk drives.<sup>78,79</sup> The required CDs are smaller and CD control tighter in this application than for ICs, but only a single level of lithography is needed so overlay is not an issue. Interestingly, however, although the long-range feature placement requirements for bitpatterned media are significantly less demanding, the types of short-range placement deviations that arise from "stitching" errors which are tolerated on IC masks are not acceptable for bit patterned media.80

With these limitations in mind, various groups have conducted a significant amount of research into reducing or eliminating the potential for overlay errors in nanoimprint lithography. One unique feature of the technology is its ability to structure the imprinted material at several levels simultaneously. Micro-optics have been fabricated in this way for many years<sup>81</sup> and multi-level imprint templates have been proposed as a way of eliminating lithography and processing steps in IC interconnect fabrication.<sup>82,83</sup> Recently, a fully self-aligned process has been demonstrated<sup>84</sup> in the context of roll-to-roll production of flexible electronics. In this case, the substrate is, by definition, not rigid and traditional alignment and overlay techniques would be difficult to implement.

If we consider eliminating the need for any kind of positional control, it turns out that there are still many applications that can be enabled by top-down nanofabrication methods. Nanoparticles with precisely defined shapes and sizes are potentially very useful in drug delivery and medical imaging,<sup>85,86,87,88</sup> photonic bandgap materials, etc. While it is possible to generate significant numbers of particles with conventional<sup>89,90,91</sup> or novel<sup>92</sup> photolithographic methods, these need materials that cross-link or become soluble upon exposure. These constraints can preclude the incorporation of sensitive biologically-active molecules. . In these instances, other techniques can be useful.<sup>93,94</sup> Particle replication in non-wetting templates (PRINT)<sup>95</sup> is one such method that makes use of the particular wetting properties of a fluorinated, elastomeric template to produce discrete particles. In contrast to other nanoimprint methods, these particles are not attached to a residual layer. Thus no post-processing, such as reactive ion etching, is required to separate the particles. It is therefore possible to use or incorporate relatively fragile molecules into the particles. While the throughputs demonstrated so far are comparable with those that can be achieved photolithographically,96 this type of imprint process has the potential to be scaled up by means of roll-to-roll methods.

#### **Bottom-Up Nanofabrication**

Bottom-up nanofabrication makes use of materials or objects, such as nanoparticles, diblock copolymers and DNA<sup>97</sup> that have, typically, a single intrinsic length scale. The interactions in such systems are difficult to control and, so far – while there have been many attempts to integrate disparate collections of nanoscale components into more complex structures – nothing approaching the complexity of the IC, which is deterministic at almost<sup>98</sup> all length scales, has been produced.<sup>99</sup> From the smallest nanoscale features up to the overall device chip size the shape, organization and placement are controlled and coherent. Feature placement accuracy and precision over the entire chip are required for chip functionality. Randomly distributed transistors won't make a functioning chip.

Bottom-up approaches such as block copolymer self-assembly, are, however, making inroads into applications that require this type of long-range order. In particular, it has been shown<sup>100,101,102</sup> that diblock materials can be effectively templated by periodic variations in topography or surface chemistry placed at multiples of the intrinsic diblock domain spacing. This enables conventional lithographic techniques operating at loose pitches, where they function effectively, to produce well-controlled patterns at much higher spatial frequencies.<sup>103,104</sup> In addition, since the feature size variation and LER in the diblock materials is controlled principally by the thermodynamics of the system

and not by the kinds of statistical processes affecting the optical or electron-beam lithographic techniques used to generate the templating patterns, resist and shot-noise related variations can, to some extent, be "healed" by the self-assembly process.<sup>105</sup> The end result of this type of directed self-assembly is the production of very uniform, high spatial frequency, large-area patterns. This approach is being used in the generation of master templates for the imprint of bit-patterned media hard disk drives<sup>106</sup> and also appears promising for extending the range of optical lithography for integrated circuit fabrication<sup>107</sup> with most of the geometries essential to for IC fabrication being replicable with the self-assembled materials.<sup>108</sup>

The two applications discussed above are incremental improvements, in the best possible sense, of existing lithographic technologies. While they extend the lifetime of those technologies they do not represent the real potential of selfassembly methods for producing nanostructures over large areas at high throughputs. In most cases, the interactions leading to self-assembly are quite short-range, which means they respond only to their local environment. Simple topographic or chemical patterns, which can be produced by roll-to-roll nanoimprint or transfer printing respectively, can direct the assembly of diblocks or nanoparticles<sup>109,110</sup> to be coherent or deterministic over large length-scales. These patterned assemblies can themselves be functional, or can be used to pattern functional structures, for example metamaterials with diblock copolymers<sup>111</sup> and nanoplasmonic arrays via colloidal nanosphere lithography.<sup>112</sup> So far, there is very little structural hierarchy in these systems, but we might imagine using a platform such as DNA origami<sup>113</sup> to assemble a collection of nanostructures into a molecularly precise configuration,<sup>114</sup> and then using a directed assembly process to assemble the now-functional origami into an array. If we relax the requirement for long-range spatial coherence, then the utility of self-assembly methods can be extended, for example, to the production of model catalyst arrays of nanoparticles that can help elucidate the critical factors for particular reactions,<sup>115</sup> or to enable the heteroepitaxial growth of single-crystal nanostructures.116

Clearly, for structures requiring only modest short-range order, the presence of pattern defects is not an issue. If we return, however, to considering applications in which long-range order and low defect counts are important, self-assembly and directed self-assembly processes pose some novel challenges. Defects generated in top-down fabrication processes may be difficult to get rid of, but are essentially deterministic and can be eliminated by, for example, rigorous approaches to cleanliness. By contrast, approaches rely on the bottom-up combination of thermodynamics and kinetics to generate the structures of interest. This means that, for interactions with finite energies operating over finite times, there will almost always be a significant number of defects present, either as a result of thermal fluctuations (for low energy of formation defects) or kinetic trapping. Hence to include bottom-up approaches in our analysis, we need to add a third dimension that represents the amount of long-range coherence in the structure as shown in Figure 2. As indicated in the graph, from the point of view of deterministic top down approaches the lack of long-range coherence can be thought of as defectivity. Alternatively, from the point of view of bottom-up approaches, the new axis – running in the opposite direction – represents increasing complexity in the fabrication process in the sense of having to encode, at the nanoscale, the information required for the system to develop long-range order or coherence at the macroscale.



**Figure 2**. Resolution versus throughput and complexity/defectivity for top-down and directed self-assembly fabrication techniques. (R2R is used to denote roll-to-roll processes).

#### Metrology

The issues for metrology in nanofabrication are the traditional ones of precision, accuracy, cost and speed coupled with the measurement scale required. Are nanometer scale measurements required, such as the size, shape and placement of each nanostructure, or are only the bulk or average properties of interest? Does the structure need to be coherent or deterministic only locally, or is long-range coherence required? Does functionality necessitate precise spatial relationships between all the nanostructures in the device? Given these different requirements and the 4-dimensional space (resolution, throughput, defectivity/complexity and cost) that nanotechnology lives in, it is clear that the required metrologies will need to be diverse and flexible. There is however a constraint that is common to all nanomanufacturing: the cost of the metrology must be consistent with the selling price of what is being manufactured. If you make something that is cheap then you have to make (and sell) a lot of it to stay in business which implies high throughput and potentially the need for high speed metrology. In a 24/7 manufacturing operation, which is the common mode of operation of the IC industry, to generate a revenue of R dollars per year per tool or fabrication line, given a selling price of P dollars per square meter, the throughput (of product meeting specification) must be  $R/(3 \times 10^7 P)$  meters squared per second. Figure 3 graphically illustrates this relationship. In order to achieve a given yearly revenue at high throughput (the right-hand end of the graph) the selling price per square meter can be fairly low whereas at extremely low throughput (the left-hand end of the graph) the selling price per square meter must be extremely high.

To guarantee revenue requires guaranteeing yield (a high enough fraction of product must meet specification), and guaranteeing yield requires a combination of metrology and process control. Two distinct types of metrology are necessary. One is the detailed, in-depth, relatively slow metrology used to research and develop the process and determine the critical factors that control it, and the second is the minimal, nominally high-speed metrology used to maintain the process once it has been developed.



**Figure 3.** Selling price  $(\$/m^2)$  versus throughput  $(m^2/s)$  showing contours at which various levels of revenue per tool are achieved.

The type of metrology that is needed depends on the structure and function of the product. Ideally one would like to measure the device being fabricated in the way it will be used but often this is not possible. For example in IC manufacturing it's the electrical properties that count but multiple process steps are required to complete the device and during manufacturing its electrical properties cannot be measured directly. Instead CDs, overlay and other indirect measurements are used to verify that fabrication is proceeding as desired. This works in part because of the process stability afforded by the closed-loop control systems in a lithography tool. This tight control of the exposure pattern on the wafer makes it unnecessary to verify the size and placement of every feature. Measuring sample features or fiducials or other ancillary structures is sufficient to maintain process control. This approach allows the metrology to be slow relative to the nominal throughput, but it still must be extremely precise with sub-nanometer spatial resolution which means it is expensive. This expense is balanced by the fact that top-of-theline logic chips sell for several hundred thousand dollars per square meter and so the metrology costs are still a relatively small percentage of the overall manufacturing cost. After completion, IC chips are binned for speed and functionality using electrical measurements that do indeed test the devices as they are actually used. This final metrology step is critical in allowing the maximum amount of revenue to be extracted from the process. A comprehensive of all aspects of IC metrology, including its impact on revenue, is given by Bunday et al.<sup>117</sup>

In contrast to ICs, many of the novel types of nanomanufacturing currently being developed will produce products worth from only a few cents to a few dollars per square meter and so the necessary metrology must cost significantly less, though of course amortized over the correspondingly higher

Fortunately, many of these nanofabrication throughputs. techniques such as block copolymer self-assembly, colloidal selfassembly, DNA origami, roll-to-roll nano-imprint lithography (R2RNIL),<sup>118</sup> etc., will not require the same level of perfection as ICs to meet specification. One major difference is that many of nanostructures being developed are single layer and so do not require aligning one layer on top of another. This obviates the need for alignment systems and overlay metrology. Examples of such structures include masters for bit-patterned hard disk drives, and gratings and wire-grid polarizers<sup>119</sup> fabricated by R2RNIL. In all these cases the goal is to produce a specific material pattern in a single layer of material on an unpatterned substrate. These three different structures differ in the level and type of perfection required. For the hard disk master mold every feature must be sized, shaped and placed within a given tolerance. This will be slow and require the type of costly nanoscale metrology that can yield this level of detail. Since the master will be used as an imprint mold to make on the order of 10,000 daughter molds, which will themselves make 10,000 imprints, the metrology cost is significantly amortized. This is similar to the masks used in IC lithography. There the metrology required to guarantee the perfection of an IC mask is also slow and expensive but this cost is amortized over the number of wafers printed using the mask. However, it is interesting to note that the degree of perfection required in bit patterned media in terms of physically defective bits<sup>120</sup> is approximately 10<sup>-4</sup>, corresponding to a defect density of  $\approx 10^{11}/\text{m}^2$  for a 160 Gbit/cm<sup>2</sup> (1 Tbit/in<sup>2</sup>) storage density, eight orders of magnitude higher than that for electrical defect densities for ICs ( $\approx 10^3/\text{m}^2$ ).<sup>121</sup> This fact is likely to have an impact on the defect inspection requirements, and may possibly permit the use of lower-cost measurement techniques overall.

For the wire-grid polarizers and the gratings it is only the average or bulk properties that count. Wire-grid polarizers are used at wavelengths significantly larger than the feature size of the pattern. Gratings are used with wavelengths that are at the same scale or smaller than the feature size or grating periodicity but the light beam covers many grating periods simultaneously. Hence in both these cases local errors in the pattern are generally tolerable. This should again be contrasted with an IC where it is the slowest transistor in the critical delay path, and not the average transistor speed, that sets the overall speed of the chip.

ICs, photonic structures and hard disk drives all require long range order or coherence. On the other hand nanostructures that are separated from the substrate after production or are produced volumetrically in bulk do not require long range coherence. As discussed earlier, nanoparticles can be fabricated by top-down methods, but are also made in significant quantities by bottom-up approaches. In both instances, measurements of particle size and shape and the distributions of those quantities are needed. However, in the top-down case, the types of metrology tools and the sampling approaches employed in IC fabrication are appropriate, based on the kinds of critical factors involved in the process. Particles fabricated by bottom-up methods, which depend on a very different set of critical process factors, are not amenable to this approach. In this case, optimum control would likely be achieved with close-to-real-time measurements techniques such as static and dynamic light scattering.<sup>122</sup>

All the standard metrology approaches from optical

microscopy to electron microscopy to proximal-probe techniques will continue to be used for the research and development of the fabrication process. But which technique or combination of techniques will be used in production, and exactly how and when the measurements are made, will be determined by the requirement to minimize cost while maintaining process control. In the IC industry the workhorse metrology tool for CD measurement is the scanning electron microscope (SEM). It has nanometer resolution and is sufficiently fast to keep up with the process flow. Although ICs have large sectors that are periodic, the features are far too small to be imaged with standard far field optical microscopy. Near-field optical probes, which avoid the diffraction limit, as do mechanical probes such as atomic force microscopes (AFMs), can be used but they are currently prohibitively slow. It is important to note that the "resolution" required of a metrology tool is not the same as that of the patterning method being measured. As an example, overlay measurements are normally performed using optical images of "box-in-box" targets, in which the feature sizes are on the scale of micrometers and the resolution of the optics is at a similar level. Nevertheless, by making a very high signal-to-noise measurement, overlay measurements can be performed to subnanometer precision.

Such an example suggests that metrology of nanoscale structures may be accomplished with tools having an intrinsic resolution much larger than the features being interrogated. Optical scatterometry is such an approach which works on these small periods using more or less the full range of visible wavelengths.<sup>123</sup> In this case the intensity of the light reflected from a periodic fiducial structure on the wafer is measured as a function of wavelength and/or angle. (When the period of the structure is less than the wavelength of light there is only a specular reflection from the structure. All the grating diffraction orders are evanescent, though variations in intensity with angle may still be observed in the zero-order reflection.) The nominal size, shape, period, index of refraction, etc., of this structure are known but the precise values of the parameters of interest, such as feature width, thickness, edge slope etc., are not. To determine the precise values of these parameters an electrodynamic simulation is used to compute how the intensity varies as a function of these values. The values that produce an intensity distribution that most closely matches the measured one are then taken to be actual values.

This procedure can be verified or calibrated by comparing the result to SEM measurements of the same feature and results indicate that the value predicted by this approach can in some cases be precise to the sub-nanometer level. The reason a fiducial periodic pattern such as a simple grating is used is because the number of parameters that must be varied in the simulation can be kept to a minimum and the simulation can be done in just two dimensions. In principle it would be possible to perform scatterometry on the real pattern but this would require fitting many more parameters and doing the full electrodynamic simulation in three dimensions. Not only is this slow, but there is a uniqueness problem: the larger number of fitting parameters makes it possible to find multiple solutions all of which reproduce the intensity data equally well. Finally, we note that scatterometry produces only the average values of the various

parameters. It can be used to estimate the root mean square deviations in these parameters as well, but that requires a combination of more measurements and computation. Given that in scatterometry the precise device geometry is computed it can be said to produce images in computation space. An extension of the technique is the through-focus scanning optical microscope (TSOM)<sup>124</sup> that, by using intensity distribution data collected from a series of focal planes, is capable of detecting variations in individual nanoscale particles.

Finally for periodic structures, if a wavelength much smaller than the period is used, then multiple diffraction orders will be generated as in x-ray diffraction from crystals. The position and amplitude of these orders is directly related to the spatial frequency content of the structure and so this type of image is said to be in reciprocal space. With sufficient knowledge about the nominal properties of the structure, as with scatterometry, this information can be transformed back to real space to yield details about not only feature size, placement and spacing but also about roughness and other deviations from perfection.<sup>125</sup> Note that scatterometry and short wavelength (x-ray) diffraction can in principle be used on any periodic or quasi-periodic structure such as those of a bit-patterned media hard disk drive<sup>126</sup> and, as we have seen, many applications of nanomanufacturing require just such structures. Non-periodic structures still present a considerable challenge.

#### **Summary**

We have been able only to give a superficial view of all the lithographic tools and techniques that are used in nanostructure fabrication. However, it seems clear that, although the IC industry still dominates nanomanufacturing, the development of novel high-speed, top-down and directed self-assembly patterning methods is poised to enable a whole range of nanotechnology applications. For this to happen, a new suite of metrology tools and methods must be developed. There is a need to establish measurement schemes in order to first understand the process fundamentals, often *in situ* and with nanoscale or even atomic spatial and chemical resolution and in real time. Secondly, once the critical factors have been identified, novel approaches are necessary to enable closed-loop process control to handle the unique challenges posed by the high-throughput manufacturing of nanostructures.

#### Acknowledgements

The authors would like to acknowledge significant and useful input on the manuscript from John Randall, Don Tennant, Tom Albrecht and Jabez McClelland.

## Disclaimer

The full description of the information in this paper requires the identification of certain commercial products and their suppliers. The inclusion of such information should in no way be construed as indicating that such products or suppliers are endorsed by NIST or are recommended by NIST or that they are necessarily the best instruments or suppliers for the purposes described.

#### References

- <sup>1</sup> D. M. Tennant in Nanotechnology, Springer Verlag, 1998, Ed. G. Timp.
- <sup>2</sup> C. R. K. Marrian and D. M. Tennant, *J. Vac. Sci. Technol.*, 2003, **A21**, S207
- <sup>3</sup> Data taken from the International Technology Roadmap for
- Semiconductors (ITRS) 2003 and 2009 editions: https://www.itrs.net <sup>4</sup> C. G. Willson and B. J. Roman, *ACS Nano*, 2008 **2** 1323.
- <sup>5</sup> P. A. Zimmerman, J. Photopolym. Sci. Technol., 2009 **22** 625.
- <sup>6</sup> M. L. Ling, C. J. Tay, C. Quan, G. S. Chua and Q. Lin, J. Vac. Sci. Technol., 2009 B27 85.
- <sup>7</sup> M. Drapeau, V. Wiaux, E. Hendrickx, S. Verhaegen, T. Machid, Proc. SPIE, 2007 6521 652109.
- <sup>8</sup> M. Hori, T. Nagai, A. Nakamura, T. Abe, G. Wakamatsu, T. Kakizawa, Y. Anno, M. Sugiura, S. Kusumoto, Y. Yamaguchi, T. Shimokawa, *Proc. SPIE*, 2008 **6923** 69230H.
- <sup>9</sup> C. Fonseca, M. Somervell, S. Scheer, W. Printza, K. Nafusb, S. Hatakeyamab, Y. Kuwahara, T. Niwa, S. Bernard, R. Gronheid, *Proc. SPIE*, 2009 **7274** 727401-1.
- <sup>10</sup> W. Shiu, H. Liu, J. Wu, T. Tseng, C. Te Liao, C. Liao, J. Liu, T. Wang, *Proc. SPIE*, 2009 **7274** 72740E.
- <sup>11</sup> B. A. Gregg and M.C. Hanna, J. Appl. Phys., 2003 93, 3605.
- <sup>12</sup> S. R. Forrest, *MRS Bulletin*, 2005, **30** 28.
- <sup>13</sup> M-S. Kim, J-S. Kim, J. C. Cho, M. Shtein, L. J. Guo and J. Kim, *Appl. Phys. Lett.*, 2007 **90** 123113.
- <sup>14</sup> Wenshan Cai and Vladimir Shalaev, "Optical Metamaterials: Fundamentals and Applications", Springer 2010, ISBN 978-I-4419-1150-6
- <sup>15</sup> ITRS 2009, Tables\_LITH3
- <sup>16</sup> G. M. Gallatin in *Microlithography Science and Technology*, Kazuaki Suzuki, Bruce W. Smith, 2007
- <sup>17</sup> C. W. Holzwarth, A. Khilo, M. Dahlem, M. A. Popovich, F. X. Carter, E. P. Ippen and H. I. Smith, Journal of Nanoscience and Nanotechnology, 2010, **10**, 2044.
- <sup>18</sup> G.E. Moore, *Electronics*, 1965 **38** 114.
- <sup>19</sup> T. Brunner, J. Vac. Sci. Technol. B, 2003, **21**, 2632.
- <sup>20</sup> http://www.asml.com/asml/
- <sup>21</sup> Y. Shibazaki, M. Hamatani, K. Hirano, J. Ishikawa, Y. Iriuchijima, and S. Owa, "Immersion Scanner Nikon NSR-S620 for Double Patterning", 6th International Symposium on Immersion Lithography Extensions, Oct. 23 2009.
- <sup>22</sup> See for example: <u>http://www.manroland.com/com/en/7497.htm</u>
- <sup>23</sup> See for example: <u>http://www.manroland.com/com/en/lithoman.htm</u> .
- <sup>24</sup> Y. Xia and G. M. Whitesides, *Langmuir*, 1997, **13**, 2059.
- <sup>25</sup> M. K. Kwak, K. H. Shin, E. Y. Yoon and K. Y. Suh, J. Colloid Interface Science, 2010, 343, 301.
- <sup>26</sup> P. Feraro, S. Coppola, S. Grilli, M. Paturzo and V. Vespini, *Nature Nano.*, 2010, 5, 429.
- <sup>27</sup> M. Singh, H. M. Haverinen, P. Dhagat and G. E. Jabbour, *Adv. Mater.*, 2010, **22**, 673.
- <sup>28</sup> J. Perelaer, P.J. Smith, D. Mager, D. Soltman, S. K. Volkman, V. Subramanian, J. G. Korvink and U. S. Schubert, *J. Mat. Chem.*, 2010, **20**, 8446.
- <sup>29</sup> S. Mishra, K. L. Barton, A. G. Alleyne, P. M. Ferreira and J. A. Rogers, *J. Micromech. Microeng.*, 2010, **20**, 095026.
- <sup>30</sup> K. Patel, T. Wallow, H. J. Levinson, C. J. Spanos, *Proc. SPIE*, 2010 **7640** 76400T.
- <sup>31</sup> C. G. Willson, H. Ito, J. M. J. Fréchet, T. G. Tessier, and F. M. Houlihan, *J. Electrochem. Soc.*, 1986 **133** 181.
- <sup>32</sup> S-Y. Moon, J-M. Kim, Journal of Photochemistry and Photobiology C: Photochemistry Reviews, 2007 8 157.
- <sup>33</sup> Source brightness is limited both by the limitation in the generation of photons and by thermal and damage issues in the optics that transfer the photons to the mask.
- <sup>34</sup> G. Wallraff, W. Hinsberg, F. A. Houle, J. Opitz, D. Hopper and J. Hutchinson, SPIE Advanced Resist Technology and Processing XII, 438, 486-495 (1995).

- <sup>35</sup> F. A. Houle, W. D. Hinsberg, M. I. Sanchez and J. A. Hoffnagle, *J. Vac. Sci. Technol. B*, 2004 **20** 924.
- <sup>36</sup> W. D. Hinsberg, F. A. Houle, M. I. Sanchez, J. A. Hoffnagle, G. M. Wallraff, D. R. Medeiros, J. L. Cobb, *Proc. SPIE*, 2003 **5039** 1.
- <sup>37</sup> G. M. Schmid, M. D. Stewart, C-Y. Wang, B. D. Vogt, V. M. Prabhu, E. K. Lin, and C. G. Willson, *Proc. SPIE*, 2004 **5376** 333.
- <sup>38</sup> G. M. Gallatin, *Proc. SPIE*, 2005 **5754** 38
- <sup>39</sup> G. M. Gallatin, P. Naulleau, D. Niakoula, R. Brainard, E. Hassanein, R. Matyi, J. Thackeray, K. Spear, and K. Dean, *Proc. SPIE*, 2008 6921 69211E.
- <sup>40</sup> T. Wallow, C. Higgins, R. Brainard, K. Petrillo, W. Montgomery, C-S. Koay, G. Denbeaux, O. Wood, and Y. Wei, *Proc. SPIE*, 2008 6921, 69211F.
- <sup>41</sup> M. McCord, J. Vac. Sci. Technol. B, 1997 15 2125.
- <sup>42</sup> F. Watt, A. A. Bettiol, J. A. Van Kan, E. J. Teo and M. B. H. Breese, *Int. J. Nanoscience*, 2005 **4** 269.
- <sup>43</sup> J. A. Liddle, G. M. Gallatin, L. E. Ocola, *Mater. Res. Soc. Symposium Proceedings*, 2003 **739** 19.
- 44 G. H. Jansen, J. Appl. Phys., 1998 84 4549.
- <sup>45</sup> L. R. Harriott, S. D. Berger, J. A. Liddle, G. P. Watson, and M. M. Mkrtchyan, J. Vac. Sci. Technol. B, 1995 13 2404.
- <sup>46</sup> P. Kruit, J. Vac. Sci. Technol. B, 1998 16 3177.
- <sup>47</sup> E. Slot, M.J. Wieland, G. de Boer, P. Kruit\*, G. F. ten Berge, A.M.C. Houkes, R. Jager, T. van de Peut, J. J. M. Peijster, S. W. H. K. Steenbrink, T..F. Teepen, A. H. V. van Veen, B. J. Kampherbeek, *Proc. SPIE*, 2008 **6921** 69211P-1.
- <sup>48</sup> D. Lam, D. Liu, T. Prescop, Proc. SPIE, 2010 7823 78231C.
- <sup>49</sup> T. R. Groves, D. Pickard, B. Rafferty, N. Crosland, D. Adam, G. Schubert, *Microelectronic Engineering*, 2002, **61**–**62**, 285.
- <sup>50</sup> M. L. Yu, S. T. Coyle, W. DeVore. B. Shamoun, J. Vac. Sci. Technol. B, 2005, 23, 2589.
- <sup>51</sup>J. A. Liddle, S. D. Berger, C. J. Biddick, M. I. Blakey, K. J. Bolan, S. W. Bowler, K. Brady, R. M. Camarda, W. F. Connelly, A. Crorken, J. Custy, R. C. Farrow, J. A. Felker, L. A.Fetter, B. Freeman, L. R. Harriott, L. Hopkins, H. A. Huggins, C. S. Knurek, J. A. Kraus, D. A. Mixon, M. M. Mkrtchyan, A. E. Novembre, M. L. Peabody, W. M. Simpson, R. G. Tarascon, H. H. Wade, W. K. Waskiewicz, G. P. Watson, J. K. Williams, D. L. Windt, *Jap. J. Appl. Phys.*, 1995, **34**, 6663.
- <sup>52</sup> P. Petric, C. Bevis, A. Carroll, H. Percy, M. Zywno, K. Standiford, A. Brodie, N. Bareket, and L. Grella, J. Vac. Sci. Technol. B, 2009 27 161
- <sup>53</sup> H. C. Pfeiffer, Proc. SPIE, 2000, **3997**, 206.
- <sup>54</sup> H. Loeschner, C. Klein and E. Platzgummer, *Jap. J. Appl. Phys.*, 2010 **49** 06GE01.
- <sup>55</sup>J. A. Liddle, M. I. Blakey, K. Bolan, R. C. Farrow, G. M. Gallatin, R. Kasica, V. Katsap, C. S. Knurek, J. Li, M. M. Mkrtchyan, A. E. Novembre, L. Ocola, P. A. Orphanos, M. L. Peabody, S. T. Stanton, K. Teffeau, W. K. Waskiewicz, E. Munro, J. Vac. Sci. Technol. B, J. Vac. Sci. Technol. B, 2001 19 476.
- <sup>56</sup> K. Suzuki, N. Hirayanagi, T. Fujiwara, A. Yamada, J. Ikeda, T. Yahiro, S. Kojima, J. Udagawa, H. Yamamoto, N. Katakura, M. Suzuki, T. Aoyama, H. Takekoshi, T. Umemoto, H. Shimizu, S. Fukui, S. Suzuki, T. Okino, Y. Ohkubo, T. Shimoda, T. Tanida, Y. Watanabe, Y. Kohama, K Ohmori, F. Mori, S. Takemoto, T. Yoshioka, H. Hirose, K. Morita, K. Hada, S. Kawata, Y. Kakizaki, and T. Miura, J. Vac. Sci. Technol. B, 2004 22 2885.
- <sup>57</sup> M. A. Walsh and M. C. Hersam, *Annu. Rev. Phys. Chem.*, 2009 **60** 193.
- <sup>58</sup> A. J. Heinrich, C. P. Lutz, J. A. Gupta and D. M. Eigler, *Science*, 2002 **298** 1381.
- <sup>59</sup> J. A. Stroscio and D. M. Eigler, *Science*, 1994 **251** 5036.
- 60 D. M. Eigler,
  - http://www.almaden.ibm.com/st/past\_projects/molecule\_cascades/ .
- <sup>61</sup> J. Lyding, T.-C. Shen, J. S. Hubacek, J. R. Tucker, and G. C. Abeln, *Appl. Phys. Lett.*, 1994, **64**, 2010.

- <sup>62</sup> J. N. Randall, J. W. Lyding, S. Schmucker, J. R. Von Ehr, J. Ballard, and R. Saini, H. Xu and Y. Ding, *J. Vac. Sci. Technol. B.*, 2009, 27, 2764.
- <sup>63</sup> J. Randall, Zyvex, Private communication.
- <sup>64</sup> R. D. Piner, J. Zhu, F. Xu, S. Hong and C. A. Mirkin, *Science*, 1999 283 661.
- <sup>65</sup> K-B. Lee; S-J Park, C. A. Mirkin, J. C. Smith, M. Mrksich, *Science*, 2002 295 1702.
- <sup>66</sup> F. Huo, Z. Zheng, G. Zheng, L.R. Giam, H. Zhang, C.A. Mirkin, *Science*, 2008 **321** 1658.
- <sup>67</sup> F. Huo, G. Zheng, X. Liao, L. R. Giam, J. Chai, X. Chen, W. Shim and C. A. Mirkin, *Nature Nanotechnology*, 2010 5 637.
- <sup>68</sup> W. Srituravanich, L. Pan, Y. Wang, C. Sun, D. B. Bogy and X. Zhang, *Nature Nanotechnology*, 2008 **3** 733.
- 69 H. Schift, J. Vac. Sci. Technol. B, 2008 26 458
- <sup>70</sup> S. V. Sreenivasan, MRS Bulletin, 2008 33 854.
- <sup>71</sup> F. Hua, Y. Sun, A. Gaur, M. A. Meitl, L. Bilhaut, L. Rotkina, J. Wang, P. Geil, M. Shim, J. A. Rogers and A. Shim, *Nano Letters*, 2004 4 2467.
- <sup>72</sup> T. Takigawa, K. Gronlund, J. Wiley, Proc. SPIE, 2010, **7748**, 77480R.
- <sup>73</sup> A. H. Gabor, J. A. Bruce, W. Chu, R. A. Ferguson, C. A. Fonseca, R. L. Gordon, K. R. Jantzen, M. Khare, M. A. Lavin, W-H. Lee, L. W. Liebmann, K. P. Muller, J. H. Rankin, P. Varekamp, F. X. Zach, "Subresolution assist feature implementation for high-performance logic gate-level lithography", *Proc. SPIE*, 2002, **4691**, 418.
- <sup>74</sup> F-L. Heng, P. Gupta, K. Lai, R. G. and J-F. Lee, *Proc SPIE*, 2004, **5379**, 139.
- <sup>75</sup> D. J. Resnick, G. Haase, L. Singh, D. Curran, G. M. Schmid, K. Luo, C. Brooks, K. Selinidis, J. Fretwell, S. V. Sreenivasan, *Proc. SPIE*, 2010 **7637** 76370R.
- <sup>76</sup> J. Choi, K. Nordquist, A. Cherala, L. Casoose, K. Gehoski, W. J. Dauksher, S. V. Sreenivasan, D. J. Resnick, *Microelectronic Engineering*, 2005 **78–79** 633.
- <sup>77</sup> L. C. Litt and M. Malloy, *Proc. SPIE*, 2009 **7271** 72711Q-1.
- <sup>78</sup> B. D. Terris, J. Magnetism and Magnetic Materials, 2009 **321** 512.
- <sup>79</sup> Y. Shiroishi, K. Fukuda, I. Tagawa, H. Iwasaki, S. Takenoiri, H. Tanaka, H. Mutoh, and N. Yoshikawa, *IEEE Transactions on Magnetics*, 2009 45 3816.
- <sup>80</sup> E. A. Dobisz, Z. Z. Bandić, T-W. Wu, and T. Albrecht, *Proc. IEEE*, 2008 **96** 1836.
- <sup>81</sup> H. P. Herzig, "Micro-Optics: elements, systems and applications", *Taylor & Francis*, 1997.
- <sup>82</sup> G. M. Schmid, M. D. Stewart, J. Wetzel, F. Palmieri, J. Hao, Y. Nishimura, K. Jen, E. K. Kim, D. J. Resnick, J. A. Liddle, and C. G. Willson, J. Vac. Sci. Technol. B, 2006, 24, 1283.
- <sup>83</sup> N. Nagai, H. Ono, K. Sakuma, M. Saito, J. Mizuno, and S. Shoji, *Jpn. J. Appl. Phys.*, 2009, **48**, 115001.
- <sup>84</sup> A. Jeans, M. Almanza-Workman, R. Cobene, R. Elder, R. Garcia, F. Gomez-Pancorbo, W. Jackson, M. Jam, H-J. Kim, O. Kwon, H. Luo, J. Maltabes, P. Mei, C. Perlov, M. Smith, C. Taussig, F. Jeffrey, S. Braymen, J. Hauschildt, K. Junge, D. Larson, D. Stieler, *Proc. SPIE*, 2010 **7637** 19-1.
- <sup>85</sup> O. C. Farokhzad and R. Langer, ACS Nano, 2009 **3** 16.
- <sup>86</sup> S. E. A. Gratton, P. A. Ropp, P. D. Pohlhaus, J. C. Luft, V. J. Madden, M. E. Napier, and J. M. DeSimone, *PNAS*, 2008, **105**, 11613.
- <sup>87</sup> L. C. Glangchai, M. Caldorera-Moore, L. Shi and K. Roy, *J. Controlled Release*, 2008, **125**, 263.
- <sup>88</sup> Y. C. Cao, Nanomedicine, 2008, 3, 467.
- <sup>89</sup> S. Badaire, C. Cottin-Bizonne, J. W. Woody, A. Yang and A. D. Stroock, *J. Am. Chem. Soc.*, 2007 **40-41** 129.
- <sup>90</sup> J-H. Jang, C. K. Ullal, S. E. Kooi, C. Y. Koh and E.L. Thomas, *Nano. Lett.*, 2007 7 647.
- <sup>91</sup> C. J. Hernandez and T.G. Mason, J. Phys. Chem. C, 2007 **111** 4477.
- <sup>92</sup> D. Dendukuri, D. C. Regibon, J. Collins, T. A. Hatton and P. S. Doyle, *Nature Materials*, 2006 **5** 365.
- <sup>93</sup> C. C. Ho, A. Keller, J. A. Odell, R. H. Ottewill, *Colloid Polym. Sci.*, 1993 **271** 469.
- 94 Y. Lu, Y. Yin and Y. Xia, Adv. Mater., 2001 13 415.

- <sup>95</sup> T. J. Merkel, K. P. Herlihy, J. Nunes, R. M. Orgel, J. P. Rolland and J. M. DeSimone, *Langmuir*, 2010 26 13086.
- <sup>96</sup> T. Knutson, B. Maynor, Z Zhou, K. Chenet, <u>http://www.liquidia.com/Publications.html</u>, Assuming the density of the particles is on the order of the density of water then 50 g/day ~ 50 cm<sup>3</sup>/day. If the particles are on average 500 nm thick then 50 g/day is equivalent to about 10<sup>-3</sup> m<sup>2</sup>/s which is close to the standard photolithography today.
- <sup>97</sup> P. Maury, D. N. Reinhoudt, and J. Juskens, in *Unconventional Nanopatterning Techniques and Applications*, Eds John A. Rogers, and Hong H. Lee, John Wiley and Sons, 2009, ISBN: 978-0-470-09957-5.
- <sup>98</sup> The only exception to this level of deterministic control is literally on the atomic scale. To make a CMOS transistor requires doping with either electron donor or acceptor atoms and to date this process is statistical and not deterministic. This statistical distribution of dopant atoms is in fact becoming an issue in IC manufacturing
- <sup>19</sup> H-S. P. Wong, Y. Taur and D.J. Frank, *Microelectronics and Reliability*, 1998, **38**, 1447.
- <sup>100</sup> S. O. Kim, H. H. Solak, M. P. Stoykovich, N. J. Ferrier, J. J. de Pablo and P. F. Nealey, *Nature*, 2003, **424** 411.
- <sup>101</sup> E. W. Edwards, M. F. Montague, H. H. Solak, C. J. Hawker and P.F. Nealey, *Adv. Mater.*, 2004, **16**, 1315.
- <sup>102</sup> R. A. Segalman, H. Yokoyama and E. J. Kramer, *Adv. Mater.*, 2001, 13, 1152.
- <sup>103</sup> J. Y. Cheng, A. Nelson, C. T. Rettner, D. P. Sanders, A. Sutherland, J. W. Pitera, Y-H. Na, H. C. Kim and W. D. Hinsberg, *J. Photopolym. Sci. Technol.*, 2009, **22**, 219.
- <sup>104</sup> J. Y. Cheng, C. T. Rettner, D. P. Sanders, H-C. Kim, and W. D. Hinsberg, *Adv. Mater.*, 2008, **20**, 3155.
- <sup>105</sup> M.P. Stoykovich, K. C. Daoulas, M. Muller, H. M. Kang, J. J. de Pablo, and P. F. Nealey, *Macromolecules*, 2010, **43**, 2334.
- <sup>106</sup> R. Ruiz, H. M. Kang, F. A. Detcheverry, E. Dobisz, D. S. Kercher, T. R. Albrecht, J. J. de Pablo and P. F. Nealey, *Science*, 2008 **321** 936.
- <sup>107</sup> D. P. Sanders, J. Cheng, C. T. Rettner, W. D. Hinsberg, H-C. Kim, H. Truong, A. Friz, S. Harrer, S. Holmes and M. Colburn, J. *Photopolym. Sci. Technol.*, 2010, 23, 11.
- <sup>108</sup> M. P. Stoykovich, H. M. Kang, K. C. Daoulas, G. Liu, C-C. Liu, J. J. de Pablo, M. Muller, and P. F. Nealey, ACS Nano, 2007, 1, 168.
- <sup>109</sup> J. A. Liddle, Y. Cui, A. P. Alivisatos, J. Vac. Sci. Technol. B, 2004, 22, 3409.
- <sup>110</sup> T. Kraus, L. Malaquin, H. Schmid, W. Reiss, N. D. Spencer and H. Wolf, *Nature Nanotechnology*, 2007, 2, 570.
- <sup>111</sup> P. A. Mistark, S. Park, S. E. Yalcin, D. H. Lee, O. Yavuzcetin, M. T. Tuominen, T. P. Russell and M. Acherman, ACS Nano, 2009, 3, 3987.
- <sup>112</sup> C. L. Haynes and R. P. Van Duyne, *J. Phys. Chem. B*, 2001, **105**, 5599.
- <sup>113</sup> P.W.K. Rothemund, *Nature*, 2006, **440**, 297.
- <sup>114</sup> A. M. Hung, H. Noh and J. N. Cha, *Nanoscale*, 2010, **2**, 2530.
- <sup>115</sup> G. A. Somorjai and J. Y. Park, *Top. Catal.*, 2008, **49**, 126.
- <sup>116</sup> H. Arora, P. Du, K. W. Tan, J. K. Hyun, J. Grazul, H. L. Xin, D. A. Muller, M.O. Thompson and U. Wiesner, *Science*, 2010, **330**, 214.
- <sup>117</sup> B. Bunday, P. Lipscomb, J. Allgair, D. Patel, M. Caldwell, E. Solecky, C. Archie, J. Morningstar, B. J. Rice, B. Singh, J. Cain, I. Emami, B. Banke, A. Herrera, V. Ukraintsev, J. Schlessinger, J. Ritchison, *Proc. SPIE*, 2007, **6518**, 65181K.
- <sup>118</sup> S. H. Ahn, L. J. Guo, ACS Nano, 2009, 3, 2304.
- <sup>119</sup> S. H. Ahn, J-S. Kim, and L. J. Guo, J. Vac. Sci. Technol. B, 2007, 25, 2388.
- <sup>120</sup> T. Albrecht, Hitachi Global Storage Technologies, private communication.
- <sup>121</sup> Data taken from the International Technology Roadmap for Semiconductors (ITRS) 2009 edition: <u>http://www.itrs.net/links/2009ITRS/2009Chapters\_2009Tables/2009</u> <u>Tables\_FINAL\_ORTC-5.xls</u>.
- <sup>122</sup> J. Holoubek, J. Quantitative Spectroscopy & Radiative Transfer, 2007, 106, 104.

- <sup>123</sup> C. M. Ke, V. Shih, J. Huang, L. J. Chen, W. Wang, G. T. Huang, W. T. Yang, S. Wang, C. R. Liang, H. H. Liu, H. J. Lee, L. G. Terng, T. S. Gau, J. Lin, K. Bhattacharyya, M. van der Schaar, N. Wright, M. Noot, M. Shahrjerdy, V. Wang, S. Lin, J. Wu, S. Peng, G. Liu, W-S. Tzeng, J. Chen, A. Fuchs, O. Adam, and C. Wang, "A paradigm shift in scatterometry-based metrology solution addressing the most stringent needs of today as well as future lithography", *Proc SPIE*, 2010, **7638**, 76383P.
- <sup>124</sup> R. Attota and R. Silver, *Meas. Sci. Technol.*, 2011, **22**, 024002.
- <sup>125</sup> G. E. Stein, J. A. Liddle, A. L. Aquila, E. M. Gullikson, *Macromolecules*, 2010, 43, 433.
- <sup>126</sup> T. Hofmann, E. Dobisz, B. M. Ocko, *J. Vac. Sci. Technol. B*, 2009, **27**, 3238.